DocumentCode :
886903
Title :
Validation of Latch-Up Mitigation in Complex VLSI Circuits
Author :
Criscuolo, J.A. ; Cable, J.S. ; Lee, D.C.
Author_Institution :
TRW Inc., One Space Park, Redondo Beach, CA 90278
Volume :
33
Issue :
6
fYear :
1986
Firstpage :
1510
Lastpage :
1514
Abstract :
FXR testing, circuit simulation, and computer automated design rule checks (DRCs) have been performed to validate the mitigation techniques used for latch-up protection of non-epi TRW devices. Innovative modification of DRC software has been specially adapted to perform exhaustive search for latch sensitive structures. These are used to pinpoint locations where critical spacings may violate circuit safeguards intended to prevent triggering n-p-n-p four layer structures in a gamma dot event. Sample data is given to illustrate the validation flow from circuit modeling of latch sensitive regions, to automated layout analysis, and finally, state vector selection with LINAC and FXR results using a bit error rate (BER) exerciser.
Keywords :
Automatic testing; Bit error rate; Circuit simulation; Circuit testing; Latches; Linear particle accelerator; Performance evaluation; Protection; Software performance; Very large scale integration;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1986.4334632
Filename :
4334632
Link To Document :
بازگشت