DocumentCode :
887384
Title :
Loop decoder for Josephson memory arrays
Author :
Faris, Sadeg M.
Volume :
14
Issue :
4
fYear :
1979
fDate :
8/1/1979 12:00:00 AM
Firstpage :
699
Lastpage :
707
Abstract :
A detailed theoretical and experimental investigation is presented concerning a novel so-called "loop decoder" using Josephson interferometers as the active elements. Successful operation of a DC powered, full 3-bit decoder is demonstrated with large operating margins. Addressing time is measured to be 180 ps and decoding time per stage is measured to be 30 ps. Excellent agreement is obtained between the experiments and computer simulations, thus establishing that present Josephson circuit models are reasonably accurate and well understood.
Keywords :
Circuits; Decoding; Interferometers; Josephson junctions; Logic devices; Power dissipation; SQUIDs; Switches; Threshold voltage; Voltage control;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1979.1051247
Filename :
1051247
Link To Document :
بازگشت