DocumentCode :
887730
Title :
A pair of bipolar memory LSI chips for mainframe computers
Author :
Hotta, Atsuo ; Ogiue, Katsumi ; Mitsusada, Kazumichi ; Yamaguchi, Kunihiko ; Inadchi, M. ; Hinai, Mamoru
Volume :
14
Issue :
5
fYear :
1979
Firstpage :
844
Lastpage :
849
Abstract :
A pair of bipolar memory chips has been developed. One is an LSI consisting of a 3072 bit RAM and 470 logic gates on the same chip. It has a typical address access time of 6.7 ns and a typical power dissipation of 3.9 W. It is used in the translation lookaside buffer and the buffer address array of Hitachi´s M200H computer to speed up dynamic address translation and buffer storage control. The other chip is a standard 1K bit RAM with a typical address access time of 5.5 ns and a typical power dissipation of 800 mW. It is used in the buffer storage. The primary fabrication process employs oxide isolation with double layer metallization, with minimum line width-plus-spacing of 8 /spl mu/m.
Keywords :
Bipolar integrated circuits; Integrated circuit technology; Integrated memory circuits; Large scale integration; Random-access storage; bipolar integrated circuits; integrated circuit technology; integrated memory circuits; large scale integration; random-access storage; Buffer storage; Cache storage; Fabrication; Laboratories; Large scale integration; Logic arrays; Logic gates; Power dissipation; Random access memory; Read-write memory;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1979.1051282
Filename :
1051282
Link To Document :
بازگشت