DocumentCode :
888282
Title :
Realistic fault model for external shorts in MOS technologies
Author :
Renovell, M. ; Bertrand, Yoann
Author_Institution :
Univ. des Sci. et Tech. du Languedoc, Montpellier, France
Volume :
29
Issue :
9
fYear :
1993
fDate :
4/29/1993 12:00:00 AM
Firstpage :
813
Lastpage :
814
Abstract :
The authors focus on the fault modelling of external shorts in H-, C- and BiC-MOS digital circuits. In the context of functional testing, it is demonstrated that eight different electrical configurations may appear depending on the topological and technological parameters of the fault. Therefore, eight new logical models are defined showing that the wired-OR and wired-AND models, classically used for test pattern generation, fault simulation and defect coverage evaluation are not sufficient.
Keywords :
BiCMOS integrated circuits; CMOS integrated circuits; MOS integrated circuits; fault location; integrated circuit testing; integrated logic circuits; logic testing; BiCMOS type; CMOS type; MOS technologies; NMOS type; digital circuits; external shorts; fault model; functional testing; logical models;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19930543
Filename :
211286
Link To Document :
بازگشت