DocumentCode
888332
Title
A High-Speed Microprogrammable Digital Signal Processor Employing Distributed Arithmetic
Author
Zeman, Jan ; Nagle, H. Troy, Jr.
Volume
15
Issue
1
fYear
1980
Firstpage
70
Lastpage
80
Abstract
This paper describes a gesteral-purpose digital-signal processor which is constructed with 4 bit bipolar microprocessor slices. The signal processor is microprogrammable and contains special features which allow it to employ distributed arithmetic. Hence, the processor can achieve high sampling rates without using a hardware multiplier unit. The processor´s architecture is presented and its micro-order structure is examined. The processor wordlength is 16 bit; its basic cycle time, 300 ns; its data memory size, 2K words; its control store size, 256 x 56 bits. It consumes 48 W of power and has special address processing hardware. Experimental results with a twelfth-order digital filter are demonstrated. The signal processor is also compared with several other signal processors of its class described in the literature.
Keywords
Computerised signal processing; Digital arithmetic; Digital signal processors; Extraterrestrial measurements; Integrated circuit modeling; Integrated circuit reliability; Integrated circuit yield; Large scale integration; Signal processing; Space vehicles;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1980.1051340
Filename
1051340
Link To Document