• DocumentCode
    8894
  • Title

    Exploring Feasibilities of Symmetry Islands and Monotonic Current Paths in Slicing Trees for Analog Placement

  • Author

    Po-Hsun Wu ; Mark Po-Hung Lin ; Tung-Chieh Chen ; Ching-Feng Yeh ; Tsung-Yi Ho ; Bin-Da Liu

  • Author_Institution
    Dept. of Comput. Sci. & Inf. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
  • Volume
    33
  • Issue
    6
  • fYear
    2014
  • fDate
    Jun-14
  • Firstpage
    879
  • Lastpage
    892
  • Abstract
    Although modern analog placement algorithms aimed to minimize area and wirelength while satisfying symmetry, proximity, and other placement constraints, the generated layout does not reflect the circuit performance very well because of the routing-induced parasitics on the critical current/signal paths. To simultaneously consider symmetry, wirelength, area utilization, and current/signal paths during analog placement, this paper explores the feasibilities of symmetry islands and monotonic current paths in slicing trees for analog placement optimization. Experimental results show that the proposed formulation and algorithms can generate much more compact layouts resulting in similar or even better circuit performance compared with the previous work.
  • Keywords
    analogue integrated circuits; integrated circuit layout; network routing; symmetry; analog IC layout; analog placement algorithms; monotonic current paths; routing-induced parasitics; signal paths; slicing trees; symmetry islands; Capacitance; Circuit optimization; Educational institutions; Layout; MOSFET; Vegetation; Analog layout; analog placement; current flow; current path; signal flow; slicing tree; symmetry;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2014.2305831
  • Filename
    6816125