• DocumentCode
    889532
  • Title

    Hot-Electron Design Considerations for High-Density RAM Chips

  • Author

    Troutman, Ronald R. ; Harroun, Thomas V. ; Cottrell, Peter E. ; Chakravarti, Satya N.

  • Volume
    15
  • Issue
    4
  • fYear
    1980
  • fDate
    8/1/1980 12:00:00 AM
  • Firstpage
    694
  • Lastpage
    704
  • Abstract
    This paper presents a channel hot-electron degradation model that is valid for both fixed and time-varying bias conditions. A simple relationship has been derived for the practical case of identical, repetitive pulses. The model uses gate current measurements of the emitted hot electrons to functionally relate FET structural parameters and bias conditions to the resulting threshold shift over time. Incorporated into circuit simulation programs, it has been used to predict long-term circuit behavior, Modeling results are given for the memory cell, word decoder, set latch driver, and sense amplifier drawn from a theoretical study of a 256-kbit dynamic RAM chip.
  • Keywords
    Field effect integrated circuits; Hot carriers; Integrated memory circuits; Random-access storage; Semiconductor device models; Circuit simulation; Current measurement; Decoding; Degradation; Electron emission; FETs; Predictive models; Random access memory; Read-write memory; Structural engineering;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1980.1051457
  • Filename
    1051457