DocumentCode :
889741
Title :
An on-chip back-bias generator for MOS dynamic memory
Author :
Martino, William L., Jr. ; Moench, Jerry D. ; Bormann, Alan R. ; Tesch, Rodney C.
Volume :
15
Issue :
5
fYear :
1980
Firstpage :
820
Lastpage :
826
Abstract :
An on-chip back-bias generator for 64K dynamic MOS RAM has been developed.The use of this generator achieves the goal of a single 5 V power supply part while preserving the advantages of substrate bias in n-channel MOS technology. These advantages include the elimination of substrate injection current from localized forward biasing of diodes, improved speed and power characteristics, and a larger differential data signal on the bit sense lines. The generator circuit avoids several pit-falls on on-chip V/SUB BB/ generation. The circuit pumps to a known regulated voltage. This avoids substrate drift with changes in substrate current resulting from changes in cycle time. This drift will change device characteristics and degrade storage levels. A unique two-level reference scheme avoids changes in substrate bias voltage that otherwise result from the shift in V/SUB BB/ between precharged and active memory states when memory duty cycle changes. The standby power used by the generator is only 0.74 mW.
Keywords :
Field effect integrated circuits; Integrated memory circuits; Power supply circuits; Random-access storage; field effect integrated circuits; integrated memory circuits; power supply circuits; random-access storage; Clamps; Driver circuits; Dynamic voltage scaling; Epitaxial layers; Power generation; Read only memory; Resistors; Schottky barriers; Schottky diodes; Substrates;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1980.1051477
Filename :
1051477
Link To Document :
بازگشت