DocumentCode :
890349
Title :
Device-Optimization Technique for Robust and Low-Power FinFET SRAM Design in NanoScale Era
Author :
Bansal, Aditya ; Mukhopadhyay, Saibal ; Roy, Kaushik
Author_Institution :
Purdue Univ., West Lafayette
Volume :
54
Issue :
6
fYear :
2007
fDate :
6/1/2007 12:00:00 AM
Firstpage :
1409
Lastpage :
1419
Abstract :
In this paper, we propose a methodology to model and optimize FinFET devices for robust and low-power SRAMs. We propose to optimize the gate sidewall offset spacer thickness to simultaneously minimize leakage current and drain capacitance to on-current ratio in FinFET. With the source/drain extension doping controlled at the outer edges of the spacer, the thickness of the spacer determines the channel length. Optimization reduces the sensitivity of the device threshold voltage to the fluctuations in silicon thickness (by 32%) and gate length (by 73%). Our analysis shows that optimization of spacer thickness results in 65% reduction in SRAM cell leakage and improves cell read-failure probability (by 200 X) compared to conventional FinFET SRAM. Access time of an SRAM cell designed with optimized devices is comparable to conventional SRAM. We also compared the optimized-spacer-thickness SRAM cell with one designed using longer gate length and minimum-spacer-thickness transistors. The long-channel-device-based SRAM cell is marginally robust than optimized SRAM; however, increased gate-edge direct-tunneling leakage and parasitic capacitances degrade the power consumption and access time.
Keywords :
MOSFET circuits; SRAM chips; circuit optimisation; leakage currents; nanotechnology; FinFET SRAM design; FinFET devices; SRAM cell leakage; cell read-failure probability; device-optimization technique; drain capacitance; gate sidewall offset spacer thickness; gate-edge direct-tunneling leakage; leakage current; long channel device; low-power SRAM; nanoscale era; parasitic capacitances; power consumption; source/drain extension doping; Capacitance; Design optimization; Doping; FinFETs; Leakage current; Nanoscale devices; Optimization methods; Random access memory; Robustness; Semiconductor process modeling; FinFET; SRAM; spacer;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2007.895879
Filename :
4215159
Link To Document :
بازگشت