• DocumentCode
    890984
  • Title

    A single-chip digital signal processor for telecommunication applications

  • Author

    Nishitani, Takao ; Maruta, Rikio ; Kawakami, Yuichi ; Goto, Hideto

  • Volume
    16
  • Issue
    4
  • fYear
    1981
  • Firstpage
    372
  • Lastpage
    376
  • Abstract
    A single-chip, software-programmable digital signal processor, intended for telecommunication applications, has been developed. The processor, fabricated with the most advanced 3 /spl mu/m n-channel E/D MOS technology, incorporates a 16/spl times/16-bit full hardware multiplier and a sophisticated bus structure to minimize bus conflicts, thus attaining the capability to implement 55 second-order filters at a sampling rate of 8 kHz with sufficient dynamic range to process PCM encoded signals. The authors describe the design concept, architecture, instructions, device design, and application techniques.
  • Keywords
    Field effect integrated circuits; Large scale integration; Microprocessor chips; Signal processing; field effect integrated circuits; large scale integration; microprocessor chips; signal processing; Application software; Bandwidth; Digital signal processing chips; Digital signal processors; Large scale integration; Phase change materials; Signal design; Signal processing; Signal sampling; Telephony;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1981.1051603
  • Filename
    1051603