DocumentCode
891777
Title
A synchronous approach for clocking VLSI systems
Author
Anceau, François
Volume
17
Issue
1
fYear
1982
Firstpage
51
Lastpage
56
Abstract
Presents a synchronous solution for clocking VLSI systems organized as distributed systems. This solution avoids the drawbacks of the self-timed approach. These VLSI systems are constituted of modules which represent synchronous areas driven by their own fast clock, interconnected by a synchronous communication mechanism driven by a slow clock. In order to avoid the risk of metastability in flip-flop between the modules and the communication mechanism, the author suggests to resynchronize the phase of each module clock on the transitions of the communication clock by a phase locked loop circuitry added to each module.
Keywords
Clocks; Computer architecture; Large scale integration; Phase-locked loops; Synchronisation; clocks; computer architecture; large scale integration; phase-locked loops; synchronisation; Capacitance; Clocks; Drives; Integrated circuit interconnections; Large scale integration; Metastasis; Phase locked loops; Propagation delay; Very large scale integration; Wires;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1982.1051685
Filename
1051685
Link To Document