DocumentCode
892108
Title
Stacked Transistors CMOS (ST-MOS), an NMOS Technology Modified to CMOS
Author
Colinge, Jean-Pierre ; Demoulin, Eric ; Lobet, Maurice
Volume
17
Issue
2
fYear
1982
fDate
4/1/1982 12:00:00 AM
Firstpage
215
Lastpage
219
Abstract
This paper describes how standard NMOS technology can be modified to provide CMOS devices [1]. This is done by creating p-channel transistors in an active polysilicon layer. This stacked transistors CMOS (ST-CMOS) technology may be considered as a step towards a three -dimensional (3-D) integration, which is a possible approach for increasing the IC´s packing density. All of the steps in the process are standard but one: the laser annealing of processed wafers. A crucial step in this ST-CMOS process is the laser annealing of a multilayer structure: the technique of selective annealing has been developed and optimized.
Keywords
Field effect integrated circuits; Integrated circuit technology; Large scale integration; Laser beam annealing; Annealing; CMOS technology; Circuits; Inverters; MOS devices; MOSFETs; Nonhomogeneous media; Paper technology; Silicon; Very large scale integration;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1982.1051719
Filename
1051719
Link To Document