DocumentCode :
892869
Title :
A versatile function generator chip implemented in an I/sup 2/L gate array
Author :
Bahraman, Ali ; Levie, James H. ; Chang, S. Y Stephen ; Hopkins, Mark A. ; Hartmann, Robert A. ; Srour, Joseph R.
Volume :
17
Issue :
4
fYear :
1982
Firstpage :
671
Lastpage :
676
Abstract :
A mask-programmable I/SUP 2/L gate array is used to implement a versatile function generator chip which employs a 9 bit input data set to generate a 9 bit digital ramp. The chip utilizes a novel ripple adder design that uses only eight I/SUP 2/L inverters per full adder and requires only on I/SUP 2/L gate delay for carry propagation per bit. The ramp can wobbulate between an initial and a final frequency or have a constant frequency. The initial and final frequencies, the wobbulation rate, the ramp amplitude and frequency, and the wobbulation mode are all controlled from the input data. The output may also be selected as a rectangular wave with variable duty cycle. Typical input data setup and hold times of about 75 ns each were obtained for this design. A gate utilization factor ~95 percent has been achieved in programming the gate array.
Keywords :
Adders; Bipolar integrated circuits; Cellular arrays; Function generators; Integrated injection logic; Invertors; adders; bipolar integrated circuits; cellular arrays; function generators; integrated injection logic; invertors; Adders; Electronic countermeasures; Frequency; Integrated circuit interconnections; Inverters; Large scale integration; Logic arrays; Propagation delay; Signal generators; Wiring;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1982.1051796
Filename :
1051796
Link To Document :
بازگشت