Title :
Error-correction technique for random-access memories
fDate :
10/1/1982 12:00:00 AM
Abstract :
On-chip error correction for random-access memories is not very popular because of the high overhead necessary. This paper presents a technique that performs a single-bit correction and a double-bit detection on clocked memories where all column data is internally available, with an area penalty of less than 20 percent. The timing overhead for on-chip implementation is less than the time required to generate a parity bit. The detection and correction operation is transparent to the user and does not require different cycle times for the detection and the correction.
Keywords :
Error correction; error correction; Clocks; Computer errors; Costs; Error correction; Error correction codes; Fires; Memory management; Microprocessors; Random access memory; Read-write memory;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1982.1051834