DocumentCode :
893753
Title :
SESSIM: a fast synchronous sequential circuit fault simulator with single-event equivalence
Author :
Wu, C.P. ; Lee, C.-L. ; Shen, W.-Z.
Author_Institution :
Dept. of Electron. Eng., Inst. of Electron., Nat. Chiao Tung Univ., Hsin-Chu, Taiwan
Volume :
140
Issue :
2
fYear :
1993
fDate :
4/1/1993 12:00:00 AM
Firstpage :
101
Lastpage :
105
Abstract :
Presents a concept of single event equivalence to be used in the sequential circuit fault simulator. The concept dynamically identifies the equivalent faults for a simulated pattern. It combines advantages of the fanout-free region, critical path tracing and the dominator concept, which were applicable only to combinational circuit fault simulation. The implemented fault simulator, SEESIM, based on the concept demonstrated a performance superior to that of a state-of-the-art concurrent fault simulator, and comparable to that of parallel-pattern single-fault propagation simulators. It requires a minimal amount of memory and, because of its simplicity, can be easily extended to multilogic or higher level simulation
Keywords :
fault location; logic testing; many-valued logics; sequential circuits; SEESIM; critical path tracing; dominator concept; fanout-free region; fault simulator; multilogic; simulated pattern; single-event equivalence; synchronous sequential circuit;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G
Publisher :
iet
ISSN :
0956-3768
Type :
jour
Filename :
212637
Link To Document :
بازگشت