• DocumentCode
    893775
  • Title

    Design and analysis of a high-speed sense amplifier for single-transistor nonvolatile memory cells

  • Author

    Amin, A.A.M.

  • Author_Institution
    Dept. of Comput. Eng., King Fahd Univ. of Petrol. & Miner., Dhahran, Saudi Arabia
  • Volume
    140
  • Issue
    2
  • fYear
    1993
  • fDate
    4/1/1993 12:00:00 AM
  • Firstpage
    117
  • Lastpage
    122
  • Abstract
    Using a current-sensing scheme and novel circuit techniques, the amplifier achieves sensing speeds equal to or better than those achievable by memory arrays using two transistors per cell. Other circuit techniques were used to improve the circuit-noise immunity as well as sensitivity to critical mask misalignments including the use of output latches, dummy bit lines and decoded odd/even reference-memory-cell selection. The circuit was implemented on a 32 k EPROM memory chip using 1.5 μm N-well CMOS process
  • Keywords
    CMOS integrated circuits; EPROM; cellular arrays; integrated memory circuits; 1.5 micron; 32 Kbit; EPROM; N-well CMOS process; circuit-noise immunity; critical mask misalignments; current-sensing scheme; decoded odd/even reference-memory-cell selection; dummy bit lines; high-speed sense amplifier; memory arrays; output latches; sensing speeds; single-transistor nonvolatile memory cells;
  • fLanguage
    English
  • Journal_Title
    Circuits, Devices and Systems, IEE Proceedings G
  • Publisher
    iet
  • ISSN
    0956-3768
  • Type

    jour

  • Filename
    212639