DocumentCode
894581
Title
Circuit techniques for a VLSI memory
Author
Mano, Tsuneo ; Yamada, Junzo ; Inoue, Jun´ichi ; Nakajima, Shigeru
Volume
18
Issue
5
fYear
1983
fDate
10/1/1983 12:00:00 AM
Firstpage
463
Lastpage
470
Abstract
This paper describes circuit techniques necessary for dynamic RAMs with high-packing density to implement submicron device technology. An on-chip error checking and correcting technique using bidirectional parity checking is proposed to reduce the soft error rate. In a sense-refresh amplifier, capacitor-coupled presenting is introduced to compensate for threshold imbalance. An on-chip supply voltage conversion is described as a solution for a hot carrier-injection problem. A 256K CMOS dynamic RAM has been designed and fabricated as a test vehicle for these techniques.
Keywords
Error correction; Field effect integrated circuits; Integrated circuit technology; Integrated memory circuits; Large scale integration; Random-access storage; error correction; field effect integrated circuits; integrated circuit technology; integrated memory circuits; large scale integration; random-access storage; CMOS technology; Circuits; DRAM chips; Error analysis; Error correction; Random access memory; Testing; Vehicles; Very large scale integration; Voltage;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1983.1051979
Filename
1051979
Link To Document