DocumentCode :
895254
Title :
An ON-OFF orientation selective address event representation image transceiver chip
Author :
Choi, Thomas Yu Wing ; Shi, Bertram E. ; Boahen, Kwabena A.
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., China
Volume :
51
Issue :
2
fYear :
2004
Firstpage :
342
Lastpage :
353
Abstract :
This paper describes the electronic implementation of a four-layer cellular neural network architecture implementing two components of a functional model of neurons in the visual cortex: linear orientation selective filtering and half wave rectification. Separate ON and OFF layers represent the positive and negative outputs of two-phase quadrature Gabor-type filters, whose orientation and spatial-frequency tunings are electronically adjustable. To enable the construction of a multichip network to extract different orientations in parallel, the chip includes an address event representation (AER) transceiver that accepts and produces two-dimensional images that are rate encoded as spike trains. It also includes routing circuitry that facilitates point-to-point signal fan in and fan out. We present measured results from a 32×64 pixel prototype, which was fabricated in the TSMC0.25-μm process on a 3.84 by 2.54 mm die. Quiescent power dissipation is 3 mW and is determined primarily by the spike activity on the AER bus. Settling times are on the order of a few milliseconds. In comparison with a two-layer network implementing the same filters, this network results in a more symmetric circuit design with lower quiescent power dissipation, albeit at the expense of twice as many transistors.
Keywords :
CMOS analogue integrated circuits; VLSI; cellular neural nets; image processing equipment; neural chips; transceivers; MOSIS; VLSI chip; address event representation chip; analog circuits; asynchronous logic; electronic implementation; four-layer cellular neural network; functional model; half wave rectification; image transceiver chip; linear orientation selective filtering; multichip network; negative outputs; neuromorphic engineering; on-off orientation selective chip; positive outputs; quiescent spike activity; rate encoded; spatial-frequency tunings; spike trains; two-dimensional images; two-phase quadrature Gabor-type filters; visual cortex; Brain modeling; Cellular neural networks; Circuit optimization; Filtering; Gabor filters; Neurons; Nonlinear filters; Power dissipation; Routing; Transceivers;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2003.822551
Filename :
1266835
Link To Document :
بازگشت