Title :
A 125 μW , Fully Scalable MPEG-2 and H.264/AVC Video Decoder for Mobile Applications
Author :
Liu, Tsu-Ming ; Lin, Ting-An ; Wang, Sheng-Zen ; Lee, Wen-Ping ; Yang, Jiun-Yan ; Hou, Kang-Cheng ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
Abstract :
A low-power dual-standard video decoder has been developed for mobile applications. It supports MPEG-2 SP@ML and H.264/AVC BL@L4 video decoding in a single chip and features a scalable architecture to reach area/power efficiency. This chip integrates diverse algorithms of MPEG-2 and H.264/AVC to reduce silicon area. Three low-power techniques are proposed. First, a domain-pipelined scalability (DPS) technique is used to optimize the pipelined structure according to the number of processing cycles. Second, bandwidth scalability is implemented via a line-pixel-lookahead (LPL) scheme to improve the external bandwidth and reduce the internal memory size, leading to 51% of memory power reduction compared to a conventional design. Third, low-power motion compensation and deblocking filter are designed to reduce the operating frequency without degrading system performance. A test chip is fabricated in a 0.18mum one-poly six-metal CMOS technology with an area of 15.21 mm2. For mobile applications, H.264/AVC and MPEG-2 video decoding of quarter-common intermediate format (QCIF) sequences at 15 frames per second are achieved at 1.15 MHz clock frequency with power dissipation of 125 muW and 108 muW, respectively, at 1V supply voltage
Keywords :
CMOS integrated circuits; integrated memory circuits; low-power electronics; mobile communication; pipeline arithmetic; video coding; 0.18 micron; 1 V; 1.15 MHz; 108 muW; 125 muW; CMOS technology; H.264/AVC BL@L4; MPEG-2 SP@ML; bandwidth scalability; deblocking filter; domain-pipelined scalability; internal memory size reduction; inverse discrete cosine transform; line-pixel-lookahead scheme; low-power motion compensation; memory power reduction; mobile communication; pipelined structure; power dissipation; quarter-common intermediate format sequences; video coding; video decoding; Automatic voltage control; Bandwidth; CMOS technology; Decoding; Degradation; Filters; Frequency; Motion compensation; Scalability; Silicon; H.264/AVC; MPEG-2; inverse discrete cosine transform (IDCT); mobile communication; motion compensation; video coding;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2006.886542