DocumentCode :
896040
Title :
Latchup in Bipolar LSI Devices
Author :
Pease, R.L.
Author_Institution :
Mission Research Corporation 1400 San Mateo Boulevard, S.E. Suite A Albuquerque, New Mexico 87108
Volume :
28
Issue :
6
fYear :
1981
Firstpage :
4295
Lastpage :
4301
Abstract :
A latchup analysis procedure for four layer (pnpn) latchup is presented and applied to specific bipolar LSI devices representative of several current bipolar LSI technologies. Radiation tests were performed to verify the results of the analysis. The analysis procedure consists of a) identifying all parasitic pnpn paths on the microcircuit, b) characterizing the paths to determine if they can be latched under worst case bias conditions and c) analyzing the pnpn path within the context of the circuit to determine if latchup can be sustained under normal operating conditions. The characterization phase is further supported by analytical studies to determine what design and processing variables may be altered to insure that latchup will not occur. The results of the analysis are that a.) nonisolated I2L is immune from latchup, b.) oxide-separated technologies can easily be made immune to latchup by following certain guidelines and c.) linear compatible I2L is inherently latchup prone, even though the specific device chosen for this study did not latch under radiation.
Keywords :
Circuit testing; Immunity testing; Integrated circuit technology; Isolation technology; Large scale integration; Latches; Logic devices; Performance analysis; Performance evaluation; Process design;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1981.4335716
Filename :
4335716
Link To Document :
بازگشت