DocumentCode :
896199
Title :
A 1.5 ns 1K bipolar RAM using novel circuit design and SST-2 technology
Author :
Mayanaga, H. ; Yamamoto, Yousuke ; Kobayashi, Yoshiji ; Sakai, Tetsushi
Volume :
19
Issue :
3
fYear :
1984
fDate :
6/1/1984 12:00:00 AM
Firstpage :
291
Lastpage :
298
Abstract :
The authors describe a novel circuit design for very high-speed bipolar RAMs and the fabrication of: (1) address buffer with varying reference level only at the transient point, (2) memory cell with speed-up capacitor, and (3) sense amplifier with reduced logic stages. A 1K ECL RAM with these new circuits was fabricated using SST-2 (super self-aligned process technology). The access time of this RAM is improved by 50% as against a conventional RAM, and an access time of 1.5 ns is achieved at 0.7 W power dissipation. These results almost coincide with the simulated value obtained using SPICE2.
Keywords :
Bipolar integrated circuits; bipolar integrated circuits; Capacitors; Circuit simulation; Circuit synthesis; Decoding; Delay; Fabrication; Logic circuits; Power dissipation; Random access memory; Read-write memory;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1984.1052140
Filename :
1052140
Link To Document :
بازگشت