DocumentCode :
896487
Title :
Circuit techniques for a 25 ns 16Kx1 SRAM using address-transition detection
Author :
Barnes, John J. ; De Jesus, Armando L. ; Novosel, David
Volume :
19
Issue :
4
fYear :
1984
Firstpage :
455
Lastpage :
461
Abstract :
The authors describe special circuit techniques that have been used to produce a 25-ns HMOS 16K/spl times/1 SRAM. In particular, a new dynamic row-decoder driver, hold-valid-data output driver, and column-decoder driver have been developed. A new memory clear function, called the bulk-write feature, that writes all data locations to the same data as the data-in pin in one long (/spl sime/700 ns) write cycle was also developed. This 16K/spl times/1 SRAM has a die area of 25.3K mil/SUP 2/ (16.3 mm/SUP 2/), and was fabricated using a 2-/spl mu/m double-polysilicon NMOS technology.
Keywords :
Field effect integrated circuits; Integrated memory circuits; Random-access storage; field effect integrated circuits; integrated memory circuits; random-access storage; Circuit synthesis; DRAM chips; Decoding; Driver circuits; MOS devices; Pulse amplifiers; Random access memory; Read-write memory; Timing; Writing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1984.1052166
Filename :
1052166
Link To Document :
بازگشت