DocumentCode :
896890
Title :
A 32-bit NMOS microprocessor with a large register file
Author :
Sherburne, Robert W., Jr. ; Katevenis, Manolis G H ; Patterson, David A. ; Sequin, Carlo H.
Volume :
19
Issue :
5
fYear :
1984
Firstpage :
682
Lastpage :
689
Abstract :
Two scaled versions of a 32-bit NMOS reduced-instruction-set computer CPU, called RISC II, have been implemented on two different processing lines using the simple layout rules of C.A. Mead and L.A. Conway (1980). The lambda values are 2 and 1.5 /spl mu/m, corresponding to drawn gate lengths of 4 and 3 /spl mu/m, respectively. The design utilizes a small set of simple instructions in conjunction with a large register file in order to provide high performance. This approach has resulted in two surprisingly powerful single-chip processors.
Keywords :
Field effect integrated circuits; Microprocessor chips; field effect integrated circuits; microprocessor chips; Circuits; Computer aided instruction; Fabrication; MOS devices; Microprocessors; Reduced instruction set computing; Registers; Silicon; Switches; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1984.1052208
Filename :
1052208
Link To Document :
بازگشت