DocumentCode :
897037
Title :
A CMOS adaptive line equalizer
Author :
Ishikawa, Masayuki ; Kimura, Tadakatsu ; Tamaki, Norio
Volume :
19
Issue :
5
fYear :
1984
Firstpage :
788
Lastpage :
793
Abstract :
A single-chip adaptive line equalizer for a digital transmission system has been developed using a high-frequency switched-capacitor filter technique. The equalizer, consisting of a /spl radic/f and decision-feedback bridged-tap equalizer, is fabricated in a CMOS technology with an effective channel length of 2 /spl mu/m. This permits the use of a 1.6-MHz sampled high-frequency switched-capacitor filter and makes it possible to achieve a small chip size of 6.0/spl times/4.2 mm. This LSI chip can automatically equalize line-loss of up to 42 dB and chemical bridged-tap echoes up to two time slots away from signal pulses at 200 kb/s burst frequency.
Keywords :
CMOS integrated circuits; Digital communication systems; Equalisers; Switched capacitor filters; digital communication systems; equalisers; switched capacitor filters; CMOS technology; Circuit testing; Equalizers; Filtering; Filters; Frequency; Large scale integration; Power dissipation; Pulse amplifiers; Telephony;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1984.1052222
Filename :
1052222
Link To Document :
بازگشت