DocumentCode :
897230
Title :
A programmable CMOS dual channel interface processor for telecommunications applications
Author :
Ahuja, Bhupendra K. ; Gray, Paul R. ; Baxter, Wayne M. ; Uehara, Gregory T.
Volume :
19
Issue :
6
fYear :
1984
Firstpage :
892
Lastpage :
899
Abstract :
A CMOS analog VLSI chip for telecommunications applications has been designed in which many desirable line card features are programmable through a unique interface from the central switching office. The authors emphasize the circuit innovations of some key analog functions realized on the chip, specifically, the operational amplifier family, the precision bandgap reference circuit, and the line balancing function. The die size of the analog VLSI is approximately 50000 mils/SUP 2/, and the active power dissipation is 80 mW with a 1 mW standby mode.
Keywords :
CMOS integrated circuits; Electronic switching systems; Linear integrated circuits; Reference circuits; Subscriber loops; VLSI; electronic switching systems; linear integrated circuits; reference circuits; subscriber loops; Active filters; CMOS process; Electrons; Nonlinear filters; Operational amplifiers; Passive filters; Photonic band gap; Switching circuits; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1984.1052242
Filename :
1052242
Link To Document :
بازگشت