Title :
The architecture and implementation of a high-speed host interface
Author_Institution :
Bellcore, Morristown, NJ, USA
fDate :
2/1/1993 12:00:00 AM
Abstract :
In the design of a high-speed network, the host network interface is a critical component in achieving high end-to-end throughput. Some of the architectural issues involved in host interfacing are discussed. These include the appropriate partitioning of functionality between host and interface and the choice of mechanism for data movement into, out of, and within the host. The general issues are considered in a specific example: the realization of a highly flexible host interface for a 622-Mb/s asynchronous transfer mode network. The architecture of such an interface is described, and the experimental results obtained from its prototype implementation are presented. The prototype will allow experimentation with a variety of scheduling and segmentation/reassembly algorithms, and with new transport protocols, while also delivering high bandwidths to the host
Keywords :
asynchronous transfer mode; network interfaces; 622 Mbit/s; ATM; architecture; asynchronous transfer mode network; high-speed host interface; host network interface; implementation; Asynchronous transfer mode; Bandwidth; Computer architecture; Computer networks; High-speed networks; Network interfaces; Processor scheduling; Prototypes; Throughput; Transport protocols;
Journal_Title :
Selected Areas in Communications, IEEE Journal on