DocumentCode :
898002
Title :
A 10K-Gate CMOS Gate Array Based on a Gate Isolation Structure
Author :
Sakashita, Kazuhiro ; Ueda, Masahiro ; Arakawa, Takahiko ; Asai, Sotoju ; Fujimura, Tatsuo ; Ohkura, Isao
Volume :
20
Issue :
1
fYear :
1985
Firstpage :
413
Lastpage :
417
Abstract :
This paper describes an effect of the "gate isolation" technique and its application to a 10K-gate CMOS gate-array VLSI chip. This gate array is fabricated using a 2-/spl mu/m n-well CMOS technology, with double-level metallization. As an example, a 32-bit parallel array multiplier is designed using a fully automatic CAD system. The density of CMOS gate arrays using gate isolation is estimated to be 1.10 to 1.26 times greater than that of the arrays using several types of oxide isolation, when implementing circuits with complexities on the order of 10K gates.
Keywords :
CMOS integrated circuits; Digital arithmetic; Integrated circuit technology; VLSI; Aluminum; CMOS logic circuits; CMOS technology; Costs; Design automation; Isolation technology; Large scale integration; Logic arrays; Very large scale integration; Wiring;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052322
Filename :
1052322
Link To Document :
بازگشت