DocumentCode :
898200
Title :
A 16 bitx16 bit pipelined multiplier macrocell
Author :
Henlin, Dennis A. ; Fertsch, Michael T. ; Mazin, Moshe ; Lewis, Edward T.
Volume :
20
Issue :
2
fYear :
1985
fDate :
4/1/1985 12:00:00 AM
Firstpage :
542
Lastpage :
547
Abstract :
A 16 bit/spl times/16 bit pipelined multiplier implemented in a two-layer metal 1.5 /spl mu/m CMOS/BULK technology has been developed. The design is based on the well-known modified Booth algorithm and is capable of operating at a 25 MHz clock rate. The multiplier is designed to be used as a macrofunction within larger chip designs. A structured design approach has been utilized so that reconfiguration of the basic array can be performed. The multiplier macrocell measures 1.7 mm/spl times/1.7 mm.
Keywords :
CMOS integrated circuits; Digital arithmetic; Digital integrated circuits; Multiplying circuits; Pipeline processing; digital arithmetic; digital integrated circuits; multiplying circuits; pipeline processing; Adders; Algorithm design and analysis; CMOS technology; Circuit testing; Clocks; Macrocell networks; Microelectronics; Pipeline processing; Signal design; Signal processing algorithms;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052341
Filename :
1052341
Link To Document :
بازگشت