DocumentCode :
898594
Title :
A 2-/spl mu/m CMOS 10-MHz Microprogrammable Signal Processing Core With an On-Chip Multiport Memory Bank
Author :
Welten, Frank P J M ; Delaruelle, Antoine ; van Wyk, Frans J. ; Van Meerbergen, Jef L. ; Schmid, Josef ; Rinner, Klaus ; Van Eerdewijk, Karel J E ; Wittek, Jan H.
Volume :
20
Issue :
3
fYear :
1985
fDate :
6/1/1985 12:00:00 AM
Firstpage :
754
Lastpage :
760
Abstract :
In this paper a 2-/spl mu/m CMOS, microprogrammable Signal Processor Core (SPC) is described,intended as the number crunching unit in single-chip general purpose digital signal processors. This core contains a 16 X 16 bit paralleI multiplier, a 40-bit multiprecision accumulator, a 40--32-bit extractor, an overflow detection unit, a format adjuster, and a three-port register file for local storage of 15 operands. Its 100-ns throughput rate makes it highly suitable for signal processing systems with sample rates up to 50 kHz (speech, telecom, and HiFi audio). The architecture of this unit is discussed in detail.The design approach, using full-custom cells, bit-sliced functional blocks, and a complete bottom-up logical verification of mask data, is also discribed. The Signal Processor Core contains 19 200 transistors on a 15.5-mm/sup 2/ area. This compares with a packing density of 1200 transistors/mm/sup 2/.
Keywords :
CMOS integrated circuits; Computerised signal processing; Digital arithmetic; Microprocessor chips; VLSI; Application software; CMOS process; Digital signal processing; Finite impulse response filter; Laboratories; Registers; Signal processing; Speech analysis; Telecommunication computing; Telephony;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052378
Filename :
1052378
Link To Document :
بازگشت