Title :
5.5 GHz 802.11a 0.18 μm CMOS pre-power amplifier core with on-chip linearisation
Author :
Toner, B. ; Dharmalinggam, R. ; Fusco, V.F.
Author_Institution :
Dept. of Electr. & Electron. Eng., Queens Univ. of Belfast, UK
fDate :
2/1/2004 12:00:00 AM
Abstract :
This paper details the development of a 0.18 μm CMOS based amplifier core for the 802.11a standard. The amplifier core operates at 5.5 GHz and includes an adaptive biasing scheme to linearise the amplifier under high input power. Measurement results confirm that this linearisation scheme extends the 1 dB compression point by 4 dB over an unlinearised amplifier core. The supply voltage and bias current for the linearised amplifier are 1.8 V and 5.5 mA respectively, delivering 2 dBm into a 50 Ω load when operated at the 1 dB compression point of -3.3 dBm. All the components of the linearisation scheme are implemented on-chip enabling maintenance of a single chip transceiver solution.
Keywords :
CMOS integrated circuits; MMIC power amplifiers; linearisation techniques; wireless LAN; 0.18 micron; 1.8 V; 5.5 GHz; 5.5 mA; 50 ohm; 802.11a standard; CMOS prepower amplifier core; adaptive biasing scheme; linearised amplifier; on-chip linearisation; single chip transceiver solution;
Journal_Title :
Microwaves, Antennas and Propagation, IEE Proceedings
DOI :
10.1049/ip-map:20040252