DocumentCode :
899005
Title :
A 45-ns 256K CMOS static RAM with a tri-level word line
Author :
Shinohara, Hirofumi ; Anami, Kenji ; Ichinose, Katsuki ; Wada, Tomohisa ; Kohno, Yoshio ; Kawai, Yuji ; Akasaka, Yoichi ; Kayano, Shinpei
Volume :
20
Issue :
5
fYear :
1985
Firstpage :
929
Lastpage :
934
Abstract :
A 32K words by 8-bit static RAM fabricated with a CMOS technology is described. The key feature of the RAM is a tri-level word-line, in which an automatic power down by a pulsed word-line in the READ cycle and a power saving by a middle-level word-line in the WRITE cycle are combined. This circuit technique minimizes bitline swing, shortens the precharging time, and depresses the transient current. An improved address transition detection circuit reduces the chip select access time. The sense amplifier uses internally synchronized signals for improved operation. The RAM has a typical access time of 45 ns with an active power dissipation of 7 mW. The peak transient current is less than 40 mA. A double-level polysilicon technology with a 1.3-/spl mu/m design rule allowed layout of the NMOS memory cell in an area of 116.0 /spl mu/m/SUP 2/ and the die in 49.6 mm/SUP 2/.
Keywords :
CMOS integrated circuits; Integrated memory circuits; Random-access storage; integrated memory circuits; random-access storage; CMOS technology; Circuits; Clocks; Decoding; Delay effects; Delay estimation; Detectors; Power dissipation; Random access memory; Read-write memory;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052417
Filename :
1052417
Link To Document :
بازگشت