DocumentCode :
899079
Title :
A 35-ns 64K EEPROM
Author :
Jolly, Richard D. ; Tesch, Rod ; Campbell, Ken J. ; Tennant, David L. ; Olund, Jay F. ; Lefferts, Robert B. ; Cremen, Brendan T. ; Andrews, Philip A.
Volume :
20
Issue :
5
fYear :
1985
Firstpage :
971
Lastpage :
978
Abstract :
An extremely high-speed 8K/spl times/8 EEPROM has been fabricated in a 2-/spl mu/m double-poly CMOS floating gate technology. A typical address and chip enable access time of 35 ns has been achieved. Through a metal option, the device is compatible with 28-pin EEPROM, SRAM, or EPROM, or is a 24 pin bipolar PROM substitute. The high-speed access has been achieved with a fast single-ended sense amplifier, high-speed static bootstrapping techniques, a novel combination of static CMOS and depletion load technology, substrate bias, and high-performance layout. A new column and byte latch circuit implements a page-mode programming feature. Column redundancy implemented with EEPROM fuses increases manufacturability.
Keywords :
CMOS integrated circuits; Integrated memory circuits; PROM; integrated memory circuits; CMOS technology; Circuits; EPROM; Fuses; Lattices; Nonvolatile memory; PROM; Packaging; Random access memory; Writing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052423
Filename :
1052423
Link To Document :
بازگشت