DocumentCode
899315
Title
Guest Editors´ Introduction: Process Variation and Stochastic Design and Test
Author
Mak, T.M. ; Nassif, Sani
Author_Institution
Intel
Volume
23
Issue
6
fYear
2006
fDate
6/1/2006 12:00:00 AM
Firstpage
436
Lastpage
437
Abstract
As silicon manufacturing processes scale to and beyond the 65-nm node, process variations are consuming an increasingly larger portion of design and test budgets. Such variations play a significant part in subthreshold leakage and other important device performance metrics. The rise in inherent systematic and random nonuniformity as we scale our silicon devices to the level of atomic scaling will have far-reaching effects on every aspect of design, manufacturing, test, and overall reliability. This special issue explores this subject from different perspectives: process monitoring, testing, adaptive circuits, and architecture changes.
Keywords
Circuit testing; Costs; Geometrical optics; Large-scale systems; Manufacturing; Program processors; Silicon; Stochastic processes; System testing; Uncertainty; adaptive circuits; process monitoring; process variation; silicon manufacturing processes; subthreshold leakage;
fLanguage
English
Journal_Title
Design & Test of Computers, IEEE
Publisher
ieee
ISSN
0740-7475
Type
jour
DOI
10.1109/MDT.2006.147
Filename
4042504
Link To Document