Title :
Design and analysis of a hierarchical clock distribution system for synchronous standard cell/macrocell VLSI
Author :
Friedman, Eby G. ; Powell, Scott
fDate :
4/1/1986 12:00:00 AM
Abstract :
The authors describe the synchronous clock distribution problem in VLSI and techniques for its solution. In particular, the advantages and disadvantages of a hierarchical design technique for minimizing clock skew within a VLSI circuit are discussed. In addition, a model for clock distribution networks which considers the effects of distributed interconnect impedances on clock skew is described.
Keywords :
Cellular arrays; Clocks; Digital integrated circuits; VLSI; cellular arrays; clocks; digital integrated circuits; Clocks; Delay effects; Design methodology; Impedance; Integrated circuit interconnections; Macrocell networks; Propagation delay; Signal processing; Timing; Very large scale integration;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1986.1052510