DocumentCode :
900935
Title :
A 50-μA standby 1M x 1/256K×4 CMOS DRAM with high-speed sense amplifier
Author :
Fujii, Syuso ; Saito, Shozo ; Okada, Yoshio ; Sato, Masayuki ; Sawada, Shizuo ; Shinozaki, Satoshi ; Natori, Kenji ; Ozawa, Osamu
Volume :
21
Issue :
5
fYear :
1986
Firstpage :
643
Lastpage :
648
Abstract :
A 1M word/spl times/1-bit/256K word/spl times/4-bit CMOS DRAM with a test mode is described. The use of an improved sense amplifier for the half-V/SUB CC/ sensing scheme and a novel half-V/SUB CC/ voltage generator have yielded a 56-ns row access time and a 50-/spl mu/A standby current at typical conditions. High /spl alpha/-particle immunity has been achieved by optimizing the impurity profile under the bit line, based on a triple-layer polysilicon n-well CMOS technology. The RAM, measuring 4.4/spl times/12.32 mm/SUP 2/, is fit to standard 300-mil plastic packages.
Keywords :
CMOS integrated circuits; Integrated memory circuits; Random-access storage; integrated memory circuits; random-access storage; CMOS process; CMOS technology; Capacitance; Error analysis; Impurities; Random access memory; Testing; Transistors; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1986.1052589
Filename :
1052589
Link To Document :
بازگشت