DocumentCode
900949
Title
A 1-Mbit DRAM with 33-MHz serial I/O ports
Author
Ohta, Kiyoto ; Kawai, Hideki ; Fujii, Masaru ; Nishimoto, Toshio ; Ueda, Seiji ; Furuta, Yukio
Volume
21
Issue
5
fYear
1986
fDate
10/1/1986 12:00:00 AM
Firstpage
649
Lastpage
654
Abstract
High-speed operation, a 33-MHz serial cycle, and a 10-ns serial data access time have been realized by internal serial/parallel conversion circuits, a newly designed I/O controller circuit, new dynamic register circuits, a divided sensing method, and an optimized layout design. The chip is fabricated with a 1.2-μm double-level polysilicon and double-level aluminium n-channel MOS process technology. An optimized interlevel insulator realizes equivalent first- and second-level aluminium pitches for a compact chip design. The chip size is 5.88×11.2 mm/SUP 2/. This memory has high-speed input and output capability as well as random accessibility. These features are suitable for TV and VCR frame-memory-system applications.
Keywords
Field effect integrated circuits; Integrated memory circuits; Random-access storage; field effect integrated circuits; integrated memory circuits; random-access storage; Aluminum; Chip scale packaging; Circuits; Clocks; Design optimization; Digital TV; Insulation; Random access memory; Registers; Video recording;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1986.1052590
Filename
1052590
Link To Document