DocumentCode :
901079
Title :
A bipolar 18K-gate variable size cell masterslice
Author :
Nishimura, Takashi ; Sato, Hisayasu ; Tatsuki, Makoto ; Hirao, Tadashi ; Kuramitsu, Yoichi
Volume :
21
Issue :
5
fYear :
1986
fDate :
10/1/1986 12:00:00 AM
Firstpage :
727
Lastpage :
732
Abstract :
An emitter-coupled logic (ECL) 100K compatible 18K-gate masterslice has been developed. A variable-size-cell (VSC) approach is proposed to reduce nonutilized elements in the ECL gate array. The concept of the VSC is to implement logic circuitry not by the usual macrocells but by newly developed cellular units. The unit is constructed using three transistors and four polysilicon resistors. By utilizing 1.2-μm salicide base contact technology, the intrinsic gate delay is 150 ps at a power consumption of 2.4 mW. A 32-bit multiplier has been implemented as an application. Compared with conventional cell structures, a 20% higher effective gate density is achieved.
Keywords :
Bipolar integrated circuits; Cellular arrays; Emitter-coupled logic; Integrated logic circuits; bipolar integrated circuits; cellular arrays; emitter-coupled logic; integrated logic circuits; Adders; Application software; Data processing; Degradation; Delay; Helium; Logic circuits; Logic functions; Macrocell networks; Resistors;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1986.1052601
Filename :
1052601
Link To Document :
بازگشت