DocumentCode :
901601
Title :
A single-chip three-level regenerator IC for high-speed optical transmission systems applying duo-binary coding schemes
Author :
Yamashita, Kiichi ; Sasaki, Shinya ; Takasaki, Yoshitaka ; Takiyasu, Yoshihiro ; Maeda, Minoru ; Maeda, Narimichi
Volume :
21
Issue :
6
fYear :
1986
fDate :
12/1/1986 12:00:00 AM
Firstpage :
1096
Lastpage :
1102
Abstract :
A three-level regenerator IC operating at 160 Mbit/s or more has been developed for high-speed optical transmission systems, such as local area network and computer links. It was a modified duo-binary class-II coding scheme and provides good performance for long-period pattern transients. Two decision circuits and a nonlinear timing extraction circuit consisting of 430 transistors and resistors are monolithically integrated on a single 2.5×2.5-mm/SUP 2/ chip using 3-μm Si bipolar IC technology. The ICs are primarily designed for a 160-Mbit/s transmission bit rate, with a 1.2-1/24 mark ratio, a 5 V±10% supply voltage, and 0-70°C temperature range. The following characteristics are achieved: 5 mV decision sensitivity, +9.8/-7.8° static pattern jitter, ±7° timing phase shift, transition time of 0.95 ns, and power dissipation of less than 470 mW.
Keywords :
Bipolar integrated circuits; Digital integrated circuits; Encoding; Local area networks; Optical communication equipment; Repeaters; bipolar integrated circuits; digital integrated circuits; encoding; local area networks; optical communication equipment; repeaters; Computer networks; High speed integrated circuits; High speed optical techniques; Nonlinear optics; Optical computing; Optical fiber LAN; Optical fiber networks; Optical sensors; Photonic integrated circuits; Repeaters;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1986.1052653
Filename :
1052653
Link To Document :
بازگشت