• DocumentCode
    902486
  • Title

    5-Gbit/s Si integrated regenerative demultiplexer and decision circuit

  • Author

    Clawin, Detlef ; Langmann, Ulrich ; Schreiber, Hans-Ulrich

  • Volume
    22
  • Issue
    3
  • fYear
    1987
  • fDate
    6/1/1987 12:00:00 AM
  • Firstpage
    385
  • Lastpage
    389
  • Abstract
    A silicon bipolar circuit is presented which may be used as either a 1:2 demultiplexer or a decision circuit up to the bit rate of 5 Gb/s. The circuit was fabricated with a standard bipolar technology with oxide-wall isolation, 2-/spl mu/m emitter stripe widths, and a transit frequency of about 9 GHz at V/SUB CE/=1 V. The high-speed performance of the circuit was achieved by applying a double sampling scheme. Clock phase margin (CPM) and decision ambiguity are 120/spl deg/ and 150 mV at 4 Gb/s, respectively. CPM at 5 Gbit/s is about 90%. Decision feedback equalization may be included in the circuit scheme for optional use.
  • Keywords
    Bipolar integrated circuits; Multiplexing equipment; Optical communication equipment; bipolar integrated circuits; multiplexing equipment; optical communication equipment; Bit rate; Clocks; Electrical resistance measurement; Fabrication; Frequency; Isolation technology; Silicon devices; Voltage;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1987.1052736
  • Filename
    1052736