Title :
A study on the physical mechanism in the recovery of gate capacitance to C/sub ox/ in implanted polysilicon MOS structures
Author :
Lee, Shiuh-Wuu ; Liang, Chunlin ; Pan, Cheng-Sheng ; Lin, Wallace ; Mark, Jay B.
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Abstract :
The anomalous CV characteristics of MOS capacitor structures with implanted n/sup +/ polysilicon gate and p-type silicon substrate are studied through physical device simulation and experimental characterization over a wide range of frequencies and temperatures ranging from 100 to 250 K. It is shown that this anomalous CV behavior can be fully explained by the depletion of electrons and the formation of a hole inversion layer in the polysilicon gate due to energy band bending. The use of transistor structures for characterizing the polysilicon gate electrode is proposed. The results suggest thermal generation rather than impact ionization to be the dominant physical mechanism in supplying holes required by the inversion layer at the polysilicon-SiO/sub 2/ interface. This result also implies that hot-hole injection from the polysilicon gate into the SiO/sub 2/ gate dielectric should not present a serious problem in device reliability.<>
Keywords :
capacitance; insulated gate field effect transistors; inversion layers; semiconductor-insulator-semiconductor structures; 100 to 250 K; MOS capacitor structures; anomalous CV characteristics; depletion of electrons; device reliability; energy band bending; experimental characterization; gate capacitance recovery; hole inversion layer; implanted polysilicon MOS structures; physical device simulation; physical mechanism; polycrystalline Si-SiO/sub 2/; polysilicon MOSFETS; polysilicon gate; thermal generation; transistor structures; Capacitance; Charge carrier processes; Impact ionization; Implants; MOS capacitors; MOSFETs; Rapid thermal annealing; Silicon; Temperature distribution; Voltage;
Journal_Title :
Electron Device Letters, IEEE