DocumentCode :
9104
Title :
A Holistic Analysis of Circuit Performance Variations in 3-D ICs With Thermal and TSV-Induced Stress Considerations
Author :
Marella, Sravan K. ; Sapatnekar, Sachin S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
Volume :
23
Issue :
7
fYear :
2015
fDate :
Jul-15
Firstpage :
1308
Lastpage :
1321
Abstract :
In 3-D ICs, through silicon via (TSV)-induced thermal residual stress impacts several transistor electrical parameters-low-field mobility, saturation velocity, and threshold voltage. These thermal-stress related shifts are coupled with other temperature effects on transistor parameters that are seen even in the absence of TSVs. In this paper, analytical models are developed to holistically represent the effect of thermally-induced variations on circuit timing. A biaxial stress model is built, based on a superposition of 2-D axisymmetric and Boussinesq-type elasticity models. The computed stresses and strains are then employed to evaluate transistor mobility, saturation velocity, and threshold voltage. The electrical variations are translated into gate-level delay and leakage power calculations, which are then elevated to circuit-level analysis to thoroughly evaluate the variations in circuit performance-induced by TSV stress.
Keywords :
integrated circuit modelling; internal stresses; stress-strain relations; thermal stresses; three-dimensional integrated circuits; 2D axisymmetric superposition; 3D ICs; Boussinesq-type elasticity models; TSV-induced thermal residual stress; biaxial stress model; circuit performance variations; circuit timing; circuit-level analysis; electrical variations; gate-level delay; leakage power calculations; low-field mobility; saturation velocity; temperature effects; thermal-stress related shifts; thermally-induced variation effect; threshold voltage; through silicon via; transistor electrical parameters; transistor mobility evaluation; Copper; Delays; Silicon; Strain; Stress; Through-silicon vias; Transistors; 3-D IC; finite element method (FEM); static timing analysis; through silicon via (TSV);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2014.2335154
Filename :
6870451
Link To Document :
بازگشت