Title :
A Network Comparison Algorithm for Layout Verification of Integrated Circuits
Author_Institution :
Institut fuer Grundlagen der Elektrotechnik und electrische Messtechnik der Universitaet Hannover, Hannover, Germany
fDate :
4/1/1984 12:00:00 AM
Abstract :
An algorithm is presented which compares the actual topology of an integrated circuit derived from its layout with a user-supplied description of the intended nominal circuit at the transistor level. Devices and nets in both circuits may be named arbitrarily. Using information about device types and pin types to weight the nodes of the corresponding graphs, isomorphism is tested and the names of devices and nets are matched. Differences are isolated and result in an error report for layout correction. The implemented program NEtwork COMparison (NECOM) has proven to be particularly efficient for analog bipolar circuits. It represents an essential part of a recently developed complete mask artwork analysis system called ALAS.
Keywords :
Circuit analysis; Circuit simulation; Circuit testing; Circuit topology; Error correction; Fabrication; Integrated circuit layout; Integrated circuit synthesis; Manuals; Runtime;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.1984.1270067