DocumentCode :
912612
Title :
A Hierarchical Standard Cell Approach for Custom VLSI Design
Author :
Tokuda, Takeshi ; Korematsu, Jiro ; Tomisawa, Osamu ; Asai, Sotoju ; Ohkura, Isao ; Enomoto, Tatsuya
Author_Institution :
LSI Research Laboratory, Mitsubishi Electric Corporation, Itami, Japan
Volume :
3
Issue :
3
fYear :
1984
fDate :
7/1/1984 12:00:00 AM
Firstpage :
172
Lastpage :
177
Abstract :
A custom VLSI design technique, using an integrated CAD system is described. The design system features on the hierarchical design process and layout design capability by system designers (customers). As for application, high-performance LSI´s for 16-bit CPU were developed. The LSI design was accomplished in a short period (three months with three designers) due to the hierarchical standard cell approach. The LSI chip contains about 20 K transistors in an 8.84 mm X 8.88 mm die area. High-speed operation (machine cycle = 200 ns) and a high density of 291 transistors/mm2 were obtained with low power consumption (1.2 W) owing to the mixed-MOS type standard cell library and this approach.
Keywords :
Central Processing Unit; Design automation; Large scale integration; Libraries; Logic circuits; Logic design; Process design; Semiconductor device manufacture; Software tools; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1984.1270072
Filename :
1270072
Link To Document :
بازگشت