DocumentCode :
912646
Title :
Hardware Compilation from an RTL to a Storage Logic Array Target
Author :
Hill, Fredrick J. ; Navabi, Zainalabedin ; Chiang, Chen H. ; Duan-Ping Chen ; Masud, Manzer
Author_Institution :
Department of Electrical and Computer Engineering, University of Arizona, Tucson, AZ, USA
Volume :
3
Issue :
3
fYear :
1984
fDate :
7/1/1984 12:00:00 AM
Firstpage :
208
Lastpage :
217
Abstract :
This paper treats the automatic translation of register transfer level (RTL) descriptions of digital systems to VLSI realization. The target technology is the storage logic array or SLA. The approach is aimed at applications where the emphasis is on reducing engineering effort and design turnaround time rather than maximizing chip area utilization. The paper develops a mapping between the register transfer language, AHPL, and the SLA. It is shown that each primitive explicitly appearing in an AHPL description can be mapped into an area of real estate in an SLA realization. A detailed development of some of the algorithms is presented. The entire process has been successfully implemented and applied to a set of examples. This is accomplished by developing a final stage for an already existing three-stage multi-application compiler for AHPL. Layout and routing are shown to be a single optimization process if the hardware target is an SLA.
Keywords :
Application specific integrated circuits; Automatic logic units; Digital systems; Hardware; Instruments; Logic arrays; Process design; Registers; Routing; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1984.1270077
Filename :
1270077
Link To Document :
بازگشت