DocumentCode :
912890
Title :
A Simple Method to Identify Radiation and Annealing Biases That Lead to Worst-Case CMOS Static Ram Postirradiation Response
Author :
Fleetwood, D.M. ; Dressendorfer, P.V.
Author_Institution :
Sandia National Laboratories P. O. Box 5800 Albuquerque, New Mexico 87185
Volume :
34
Issue :
6
fYear :
1987
Firstpage :
1408
Lastpage :
1413
Abstract :
We illustrate a simple method to identify bias conditions that lead to worst-case postirradiation speed and timing response for SRAMs. Switching cell states between radiation and anneal should lead to maximum speed and timing degradation for many hardened designs and technologies. The greatest SRAM cell imbalance is also established by these radiation and annealing conditions for the hardened and commercial parts that we have examined. These results should provide insight into the behavior of SRAMs during and after irradiation. The results should also be useful to establishing guidelines for integrated-circuit functionality testing, and SEU and dose-rate upset testing, after total-dose irradiation.
Keywords :
Annealing; Circuit testing; Degradation; Guidelines; Laboratories; Radiation hardening; Random access memory; Single event upset; Threshold voltage; Timing;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1987.4337489
Filename :
4337489
Link To Document :
بازگشت