DocumentCode :
914277
Title :
VLASIC: A Catastrophic Fault Yield Simulator for Integrated Circuits
Author :
Walker, Hank ; Director, Stephen W.
Author_Institution :
Department of Computer Science and the SRC-CMU Center for CAD, Department of Electrical and Computer Engineering, Carnegie Mellon University, Pittsburgh, PA, USA
Volume :
5
Issue :
4
fYear :
1986
fDate :
10/1/1986 12:00:00 AM
Firstpage :
541
Lastpage :
556
Abstract :
This paper describes the yield simulator VLASIC (VLSI Layout Simulation for Integrated Circuits). VLASIC is a Monte Carlo simulator that uses defect models and statistics to place random catastrophic point defects on a chip layout and determine what circuit faults, if any, have occurred. The defect models are described in tables, and so are readily extended to new processes or defect types. The defect statistical model is based on actual fabrication line data, and has not appeared before in the literature. The circuit fault information generated by VLASIC can be used to predict yield, optimize design rules, generate test vectors, evaluate redundancy, etc. A redundancy analysis system which uses these data is described, and an example of its use given.
Keywords :
Circuit faults; Circuit simulation; Circuit testing; Integrated circuit layout; Integrated circuit modeling; Integrated circuit yield; Monte Carlo methods; Redundancy; Statistics; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1986.1270225
Filename :
1270225
Link To Document :
بازگشت