DocumentCode :
914385
Title :
Macromodeling and Optimization of Digital MOS VLSI Circuits
Author :
Matson, Mark D. ; Glasser, Lance A.
Author_Institution :
Symbolics, Cambridge, MA, USA
Volume :
5
Issue :
4
fYear :
1986
fDate :
10/1/1986 12:00:00 AM
Firstpage :
659
Lastpage :
678
Abstract :
Power consumption and signal delay are crucial to the design of high-performance VLSI circuits. This paper presents CAD tools for modeling and optimizing digital MOS designs. The tools determine the transistor sizes that minimize circuit power consumption subject to constraints on signal path delays. Computational efficiency is obtained through macromodeling techniques and a specialized optimization algorithm. The macromodels are based on device equations, and encapsulate logic gate behavior in a set of simple yet accurate formulas. The optimization algorithm exploits properties of the digital MOS domain to convert the primal optimization problem into a dual form which is much easier to solve. The result is a pair of CAD tools that can optimize a circuit in roughly the amount of time needed to perform a transistor-level simulation of the circuit.
Keywords :
Circuits; Computational efficiency; Delay; Design automation; Design optimization; Energy consumption; Equations; Logic gates; Signal design; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1986.1270236
Filename :
1270236
Link To Document :
بازگشت