DocumentCode :
915764
Title :
CMOS Hamming net with digital decoding capability and memory
Author :
Gomez-Castaneda, F. ; Moreno-Cadenas, J.A.
Author_Institution :
Dept. of Electr. Eng., CINVEST AV-IPN, Mexico City, Mexico
Volume :
29
Issue :
12
fYear :
1993
fDate :
6/10/1993 12:00:00 AM
Firstpage :
1144
Lastpage :
1145
Abstract :
The digital decoding and memory features for a CMOS 2 mu m n-well technology Hamming net by PSpice simulation are presented. This analogue parallel net that processes input binary patterns is supported by a nonlinear and self-excitatory mechanism, whose silicon implementation is low in complexity. This idea is applied to early current-mode competing WTA units, observing that their analogue nature to select the ´winner´ is changed by a digital behaviour. Moreover, the winning and losing WTA units keep their current digital state independent from further input patterns.
Keywords :
CMOS integrated circuits; Hamming codes; SPICE; analogue processing circuits; decoding; mixed analogue-digital integrated circuits; neural chips; CMOS Hamming net; PSpice simulation; analogue parallel net; digital decoding capability; early current-mode competing WTA units; input binary pattern processing; memory; n-well technology; nonlinear self excitatory mechanism;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19930763
Filename :
220859
Link To Document :
بازگشت