DocumentCode :
917522
Title :
Progress in Design of Improved High Dynamic Range Analog-to-Digital Converters
Author :
Inamdar, Amol ; Rylov, Sergey ; Talalaevskii, Andrei ; Sahu, Anubhav ; Sarwana, Saad ; Kirichenko, Dmitri E. ; Vernik, Igor V. ; Filippov, Timur V. ; Gupta, Deepnarayan
Author_Institution :
HYPRES, Inc., Elmsford, NY, USA
Volume :
19
Issue :
3
fYear :
2009
fDate :
6/1/2009 12:00:00 AM
Firstpage :
670
Lastpage :
675
Abstract :
We describe several improvements that are being pursued to improve the dynamic range of lowpass phase modulation-demodulation (PMD) analog-to-digital converters (ADC). The existing ADC has been tested at sampling frequencies up to 29.44 GHz; a 89.15 dB signal to noise ratio (SNR) is achieved for a 10 MHz sinusoidal input, with the noise being measured in a reference 10 MHz bandwidth in the decimated band. The first improved approach involves a multi-rate ADC where the modulator sampling frequency is increased in multiples of the decimation filter clock. We have tested the multi-rate ADCs at sampling frequencies up to 46.08 GHz and 29.44 GHz for chips fabricated using the 4.5 and 1 kA/cm2 fabrication processes respectively. For a single channel ADC, with a 9.92 MHz sinusoidal input, sampled at 29.44 GHz, the SNR is 83.93 dB in a reference 10 MHz bandwidth. The spur-free dynamic range (SFDR) is 95 dB. In another improved architecture, called the quarter-rate ADC, the modified quantizer quadruples the input dynamic range by distributing the input in a cyclical fashion to four output channels, each operating at a quarter of the fluxon transport rate. This enables quadrupling the synchronizer channels, providing an opportunity for up to 12 dB performance enhancement. A parallel counter following the multi-channel synchronizer converts the differential code to a multi-bit binary code, which is further processed by the decimation filter. A prototype version of this ADC with a two channel synchronizer, fabricated using the 4.5 kA/cm2 process, has been tested up to a sampling frequency of 25.6 GHz. For a 10 MHz sinusoidal input, the SNR is 82.54 dB, with the noise measured in a reference 10 MHz bandwidth. We are also designing a subranging ADC with two PMD front-ends. Simulation results promise greater than 20 dB performance enhancement.
Keywords :
analogue-digital conversion; demodulation; phase modulation; synchronisation; PMD front-ends; analog-to-digital converters; bandwidth 10 MHz; decimation filter; decimation filter clock; differential code; fluxon transport rate; frequency 25.6 GHz; frequency 29.44 GHz; frequency 9.92 MHz; lowpass phase modulation-demodulation; modulator sampling frequency; multibit binary code; multichannel synchronizer; parallel counter; quarter-rate ADC; sampling frequency; signal-to noise ratio; synchronizer channels; Analog-to-digital converters; dynamic range; quarter-rate quantizer;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2009.2017767
Filename :
4982589
Link To Document :
بازگشت