DocumentCode :
918114
Title :
Hot-carrier degradation of single-drain PMOSFETs with differing sidewall spacer thicknesses
Author :
Ahn, Sung T. ; Hayashida, S. ; Iguchi, K. ; Takagi, J. ; Watanabe, T. ; Sakiyama, Kazuo
Author_Institution :
Sharp Corp., Nara, Japan
Volume :
13
Issue :
4
fYear :
1992
fDate :
4/1/1992 12:00:00 AM
Firstpage :
211
Lastpage :
213
Abstract :
The effect of the sidewall spacer thickness on the hot-carrier degradation of buried-channel PMOS transistors with a sidewall-offset single drain structure was studied. At the bias stress condition of maximum gate current, a large degradation was observed for transistors with no overlap between gate and drain. Results of measurements using the charge-pumping technique suggest that trapping of a large number of electrons in the CVD SiO/sub 2/ sidewall spacer is responsible for the enhanced degradation. This was also confirmed by the measurement of the threshold voltage as a function of drain bias.<>
Keywords :
electron traps; hot carriers; insulated gate field effect transistors; semiconductor device testing; PMOSFET; SiO/sub 2/ sidewall spacer; buried-channel PMOS transistors; charge-pumping technique; drain bias dependence; electron trapping; hot-carrier degradation; sidewall spacer thickness; sidewall-offset single drain structure; threshold voltage; Charge pumps; Current measurement; Degradation; Electron traps; Hot carrier effects; Hot carriers; MOSFET circuits; Stress; Testing; Threshold voltage;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.145024
Filename :
145024
Link To Document :
بازگشت